发明授权
US07064574B1 PLD memory cells utilizing metal-to-metal capacitors to selectively reduce susceptibility to single event upsets 有权
使用金属对金属电容器的PLD存储器单元来选择性地降低对单个事件扰乱的敏感性

  • 专利标题: PLD memory cells utilizing metal-to-metal capacitors to selectively reduce susceptibility to single event upsets
  • 专利标题(中): 使用金属对金属电容器的PLD存储器单元来选择性地降低对单个事件扰乱的敏感性
  • 申请号: US10864254
    申请日: 2004-06-08
  • 公开(公告)号: US07064574B1
    公开(公告)日: 2006-06-20
  • 发明人: Martin L. VoogelSteven P. Young
  • 申请人: Martin L. VoogelSteven P. Young
  • 申请人地址: US CA San Jose
  • 专利权人: Xilinx, Inc.
  • 当前专利权人: Xilinx, Inc.
  • 当前专利权人地址: US CA San Jose
  • 代理商 Lois D. Cartier
  • 主分类号: H03K19/003
  • IPC分类号: H03K19/003
PLD memory cells utilizing metal-to-metal capacitors to selectively reduce susceptibility to single event upsets
摘要:
Structures and methods of reducing the susceptibility of programmable logic device (PLD) configuration memory cells to single event upsets (SEUs) by selectively adding metal-to-metal capacitors thereto. By adding capacitance to storage nodes in a memory cell, the susceptibility of the memory cell to SEUs is reduced. However, the performance of the memory cell also suffers. In PLD configuration memory cells, performance is not the most important factor. Therefore, for example, SEU-reducing capacitors can be selectively added to the PLD configuration memory cells while omitting the capacitors from user storage elements (e.g., block RAM) within the PLD. Thus, performance of the user storage elements is not adversely affected. Further, the use of metal-to-metal capacitors is well-suited to the configuration memory cells of a PLD, because these memory cells typically have additional area available for the capacitors above the programmable logic elements controlled by the associated configuration memory cells.
信息查询
0/0