发明授权
US07079446B2 DRAM interface circuits having enhanced skew, slew rate and impedance control 有权
具有增强的偏移,转换速率和阻抗控制的DRAM接口电路

DRAM interface circuits having enhanced skew, slew rate and impedance control
摘要:
Fully-buffered dual in-line memory modules (FB-DIMM) include advanced memory buffers (AMBs) having enhanced skew, slew rate and output impedance control. The AMB includes user accessible registers that can be programmed to carefully control the edge placement (or phase) of signals generated from the AMB to multiple DRAMs on the module. This control of edge placement, which may be performed independently for each group of signals: clock (CLK, CLK#), command (RAS, CAS, WE), address (including bank address), data (DQ) and data strobe (DQS), provides 360 degrees of control (or one period). This means that any group of signals can be moved independently by one complete period relatively to any other group.
信息查询
0/0