发明授权
US07079446B2 DRAM interface circuits having enhanced skew, slew rate and impedance control
有权
具有增强的偏移,转换速率和阻抗控制的DRAM接口电路
- 专利标题: DRAM interface circuits having enhanced skew, slew rate and impedance control
- 专利标题(中): 具有增强的偏移,转换速率和阻抗控制的DRAM接口电路
-
申请号: US10916901申请日: 2004-08-12
-
公开(公告)号: US07079446B2公开(公告)日: 2006-07-18
- 发明人: Paul Murtagh , Roland T. Knaack
- 申请人: Paul Murtagh , Roland T. Knaack
- 申请人地址: US CA San Jose
- 专利权人: Integrated Device Technology, Inc.
- 当前专利权人: Integrated Device Technology, Inc.
- 当前专利权人地址: US CA San Jose
- 代理机构: Myers Bigel Sibley & Sajovec PA
- 主分类号: G11C8/00
- IPC分类号: G11C8/00
摘要:
Fully-buffered dual in-line memory modules (FB-DIMM) include advanced memory buffers (AMBs) having enhanced skew, slew rate and output impedance control. The AMB includes user accessible registers that can be programmed to carefully control the edge placement (or phase) of signals generated from the AMB to multiple DRAMs on the module. This control of edge placement, which may be performed independently for each group of signals: clock (CLK, CLK#), command (RAS, CAS, WE), address (including bank address), data (DQ) and data strobe (DQS), provides 360 degrees of control (or one period). This means that any group of signals can be moved independently by one complete period relatively to any other group.
公开/授权文献
信息查询