Invention Grant
US07095809B2 Practical M-ary demodulator using hard decision circuit and method of operation for use in a CDMA wireless network base station
失效
使用硬判决电路的实际M-ary解调器和用于CDMA无线网络基站的操作方法
- Patent Title: Practical M-ary demodulator using hard decision circuit and method of operation for use in a CDMA wireless network base station
- Patent Title (中): 使用硬判决电路的实际M-ary解调器和用于CDMA无线网络基站的操作方法
-
Application No.: US10037454Application Date: 2001-12-31
-
Publication No.: US07095809B2Publication Date: 2006-08-22
- Inventor: Joseph Cleveland , Adnan Kavak
- Applicant: Joseph Cleveland , Adnan Kavak
- Applicant Address: KR Suwon
- Assignee: Samsung Electronics Co., Ltd.
- Current Assignee: Samsung Electronics Co., Ltd.
- Current Assignee Address: KR Suwon
- Main IPC: H03D1/00
- IPC: H03D1/00

Abstract:
A demodulator for demodulating S possible orthogonal modulation codes received serially as binary data, wherein each of the S possible orthogonal modulation codes comprises M binary bits representing an N-bit data symbol and wherein M=2N. The demodulator comprises Logic 00, Logic 01, Logic 10, and Logic 11 input detectors, each of which compares M/2 sequential pairs of the M binary bits of the orthogonal modulation codes to a respective one of a Logic 00 value, a Logic 01 value, a Logic 10 value, or a Logic 11 value and outputs a [+1,+1] signal if a match occurs and outputs a [−1,−1] signal if a match does not occur. An input decision circuit detects a [+1,+1] signal output by one of the input detectors after a comparison of a jth sequential pair of the M/2 sequential pairs of the M binary bits. In response to the detection, the input decision circuit adds the [+1,+1] signal to one or more of S accumulators if a jth one of the M/2 code mask bits in a corresponding one of a Logic 00 code mask, a Logic 01 code mask, a Logic 10 code mask, or a Logic 11 code mask is a Logic 1.
Public/Granted literature
Information query
IPC分类: