发明授权
US07173473B2 Level-shifting circuitry having “high” output impedance during disable mode
有权
电平移动电路在禁用模式下具有“高”输出阻抗
- 专利标题: Level-shifting circuitry having “high” output impedance during disable mode
- 专利标题(中): 电平移动电路在禁用模式下具有“高”输出阻抗
-
申请号: US11041464申请日: 2005-01-24
-
公开(公告)号: US07173473B2公开(公告)日: 2007-02-06
- 发明人: Hartmud Terletzki , Gerd Frankowsky
- 申请人: Hartmud Terletzki , Gerd Frankowsky
- 申请人地址: DE Munich
- 专利权人: Infineon Technologies AG
- 当前专利权人: Infineon Technologies AG
- 当前专利权人地址: DE Munich
- 代理机构: Slater & Matsil, L.L.P.
- 主分类号: H03L5/00
- IPC分类号: H03L5/00
摘要:
A level shifting circuit includes a level-shifting section responsive to an input logic signal, which varies between a first voltage level (e.g., ground) and a second voltage level (e.g., 2.1V). The level-shifting section provides an output logic signal at an output terminal. The output logic signal varies between the first voltage level and a third voltage level (e.g., 2.5V). The circuit also includes an enable/disable section with a first portion coupled between the level shifting section and a first reference voltage node (e.g., ground) and a second portion coupled between the level shifting section and the third reference voltage node. The enable/disable section causes the output terminal to be placed at a relatively high output impedance condition independent of the logic state of the input logic signal in response to a disable mode indication from an enable/disable signal.
公开/授权文献
信息查询