Invention Grant
- Patent Title: Nonvolatile memory structure
-
Application No.: US11162730Application Date: 2005-09-21
-
Publication No.: US07233527B2Publication Date: 2007-06-19
- Inventor: Chien-Hsing Lee , Chin-Hsi Lin , Jhyy-Cheng Liou
- Applicant: Chien-Hsing Lee , Chin-Hsi Lin , Jhyy-Cheng Liou
- Applicant Address: TW Hsinchu
- Assignee: Solid State System Co., Ltd.
- Current Assignee: Solid State System Co., Ltd.
- Current Assignee Address: TW Hsinchu
- Agency: Jiang Chyun IP Office
- Main IPC: G11C16/04
- IPC: G11C16/04 ; G11C11/34

Abstract:
The invention is directed to a layout of nonvolatile memory device. The memory cell has a gate electrode, a first doped electrode, and a second doped electrode. The first doped electrode is coupled to the bit line. The gate electrode is coupled to one separated word line. A shared coupled capacitor structure is coupled between all of memory cells of the adjacent bit lines from the second doped electrode. The capacitor structure has at least two floating-gate MOS capacitors. Each floating-gate MOS capacitor has a floating-gate transistor having a floating gate, a first S/D region and a second S/D region; and a MOS capacitor coupled to the floating gate. The first S/D region is coupled to the second doped electrode of the corresponding one of the transistor memory cells, and the second S/D region is shared with an adjacent one of the floating-gate transistor.
Public/Granted literature
- US20060067124A1 NONVOLATILE MEMORY STRUCTURE Public/Granted day:2006-03-30
Information query