发明授权
US07310768B2 Iterative decoder employing multiple external code error checks to lower the error floor
有权
迭代解码器采用多个外部代码错误检查来降低错误的底数
- 专利标题: Iterative decoder employing multiple external code error checks to lower the error floor
- 专利标题(中): 迭代解码器采用多个外部代码错误检查来降低错误的底数
-
申请号: US10892738申请日: 2004-07-16
-
公开(公告)号: US07310768B2公开(公告)日: 2007-12-18
- 发明人: Donald Brian Eidson , Abraham Krieger , Ramaswamy Murali
- 申请人: Donald Brian Eidson , Abraham Krieger , Ramaswamy Murali
- 申请人地址: US CA Newport Beach
- 专利权人: Conexant Systems, Inc.
- 当前专利权人: Conexant Systems, Inc.
- 当前专利权人地址: US CA Newport Beach
- 代理机构: Howrey LLP
- 主分类号: H03M13/03
- IPC分类号: H03M13/03
摘要:
Iterative decoder employing multiple external code error checks to lower the error floor and/or improve decoding performance. Data block redundancy, sometimes via a cyclic redundancy check (CRC) or Reed Solomon (RS) code, enables enhanced iterative decoding performance. Improved decoding performance is achieved during interim iterations before the final iteration. A correctly decoded CRC block, indicating a decoded segment is correct with a high degree of certainty, assigns a very high confidence level to the bits in this segment and is fed back to inner and/or outer decoders (with interleaving, when appropriate) for improved iterative decoding. High confidence bits may be scattered throughout inner decoded frames to influence other bit decisions in subsequent iterations. Turbo decoders typically operate relatively well at regions where the BER is high; the invention improves iterative decoder operation at lower BERs, lowering the ‘BER floor’ that is sometimes problematic with conventional turbo decoders.
公开/授权文献
信息查询
IPC分类: