发明授权
- 专利标题: Poly-silicon-germanium gate stack and method for forming the same
- 专利标题(中): 聚硅锗栅堆叠及其形成方法
-
申请号: US11420940申请日: 2006-05-30
-
公开(公告)号: US07354848B2公开(公告)日: 2008-04-08
- 发明人: Ajit Paranjpe , Kangzhan Zhang
- 申请人: Ajit Paranjpe , Kangzhan Zhang
- 申请人地址: US CA Santa Clara
- 专利权人: Applied Materials, Inc.
- 当前专利权人: Applied Materials, Inc.
- 当前专利权人地址: US CA Santa Clara
- 代理机构: Patterson & Sheridan, LLP
- 主分类号: H01L21/3205
- IPC分类号: H01L21/3205
摘要:
A CMOS gate stack that increases the inversion capacitance compared to a conventional CMOS gate stack has been described. Using a poly-SiGe gate, instead of the conventional poly-Si gate near the gate dielectric layer, increases the amount of implanted dopant that can be activated. This increase overcomes the polysilicon depletion problem that limits the inversion capacitance in the conventional CMOS gate stack. To integrate the poly-SiGe layer into the gate stack, a thin α-Si layer is deposited between the gate dielectric layer and the poly-SiGe layer. To ensure proper salicide formation, a poly-Si layer is capped over the poly-SiGe layer. In order to obtain a fined-grained poly-Si over poly-SiGe, a second α-Si layer is deposited between the poly-Si layer and the poly-SiGe layer.
公开/授权文献
信息查询
IPC分类: