发明授权
US07366820B2 Second-cache driving/controlling circuit, second cache, RAM, and second-cache driving/controlling method
有权
第二高速缓存驱动/控制电路,第二高速缓存,RAM和第二高速缓存驱动/控制方法
- 专利标题: Second-cache driving/controlling circuit, second cache, RAM, and second-cache driving/controlling method
- 专利标题(中): 第二高速缓存驱动/控制电路,第二高速缓存,RAM和第二高速缓存驱动/控制方法
-
申请号: US10999065申请日: 2004-11-30
-
公开(公告)号: US07366820B2公开(公告)日: 2008-04-29
- 发明人: Mie Tonosaki , Tomoyuki Okawa
- 申请人: Mie Tonosaki , Tomoyuki Okawa
- 申请人地址: JP Kawasaki
- 专利权人: Fujitsu Limited
- 当前专利权人: Fujitsu Limited
- 当前专利权人地址: JP Kawasaki
- 代理机构: Staas & Halsey LLP
- 优先权: JP2004-221155 20040729
- 主分类号: G06F12/06
- IPC分类号: G06F12/06 ; G11C7/10 ; G11C7/22 ; G11C11/4195 ; G11C11/4197
摘要:
A circuit for driving and controlling a second cache that is incorporated in a processor and comprises a plurality of RAM. The circuit comprises a second-cache control unit 1A and a chip-enable control unit 61. The second-cache control unit 1A receives an access request for an access to the second cache and designates some of the RAMs, which need not operate, in accordance with the type or address of the access request, or both. The chip-enable control unit 61 outputs an intra-macro stop-instructing signal to the RAMs that have been designated by the second-cache control unit 1A.
公开/授权文献
信息查询