发明授权
US07373368B1 Multiply execution unit that includes 4:2 and/or 5:3 compressors for performing integer and XOR multiplication
有权
包括4:2和/或5:3压缩器的执行单元,用于执行整数和XOR乘法
- 专利标题: Multiply execution unit that includes 4:2 and/or 5:3 compressors for performing integer and XOR multiplication
- 专利标题(中): 包括4:2和/或5:3压缩器的执行单元,用于执行整数和XOR乘法
-
申请号: US10891978申请日: 2004-07-15
-
公开(公告)号: US07373368B1公开(公告)日: 2008-05-13
- 发明人: Leonard D. Rarick , Shu-Chin Tai
- 申请人: Leonard D. Rarick , Shu-Chin Tai
- 申请人地址: US CA Santa Clara
- 专利权人: Sun Microsystems, Inc.
- 当前专利权人: Sun Microsystems, Inc.
- 当前专利权人地址: US CA Santa Clara
- 代理机构: Park, Vaughan & Fleming LLP
- 主分类号: G06F7/52
- IPC分类号: G06F7/52
摘要:
A multiply execution unit that can generate the integer product of a multiplicand and a multiplier and is also operable to generate the XOR product of the multiplicand and the multiplier. The multiply execution unit includes a summing circuit for summing a plurality of partial products. The summing circuit includes a plurality of rows. The summing circuit can generate an integer sum of the plurality of partial products and can generate an XOR sum of the plurality of partial products. The summing circuit includes a plurality of compressors in the first row of the summing circuit. The plurality of compressors each has more than three inputs that receive data, a carry output, and a sum output.
信息查询