Invention Grant
US07386691B2 Electronic device for reducing interleaving write access conflicts in optimized concurrent interleaving architecture for high throughput turbo decoding
有权
用于减少交织写入访问冲突的电子设备,用于高吞吐量turbo解码的优化并发交织架构
- Patent Title: Electronic device for reducing interleaving write access conflicts in optimized concurrent interleaving architecture for high throughput turbo decoding
- Patent Title (中): 用于减少交织写入访问冲突的电子设备,用于高吞吐量turbo解码的优化并发交织架构
-
Application No.: US11104836Application Date: 2005-04-13
-
Publication No.: US07386691B2Publication Date: 2008-06-10
- Inventor: Friedbert Berens , Michael J. Thul , Franck Gilbert , Norbert Wehn
- Applicant: Friedbert Berens , Michael J. Thul , Franck Gilbert , Norbert Wehn
- Applicant Address: NL Amsterdam FR Montrouge
- Assignee: STMicroelectronics N.V.,STMicroelectronics SA
- Current Assignee: STMicroelectronics N.V.,STMicroelectronics SA
- Current Assignee Address: NL Amsterdam FR Montrouge
- Agency: Allen, Dyer, Doppelt, Milbrath & Gilchrist, P.A.
- Agent Lisa K. Jorgenson
- Priority: EP02292244 20020912
- Main IPC: G06F12/00
- IPC: G06F12/00 ; G06F13/00

Abstract:
An electronic device may include a source memory device partitioned into N elementary source memories for storing a sequence of input data sets, and a processor clocked by a clock signal and having N outputs for producing, per cycle of the clock signal, N output data sets respectively associated with the N input data sets stored in the N elementary source memories at respective source addresses. The electronic device may also include N single port target memories, N interleaving tables including, for each relative source address, the number of a target memory and the respective target address thereof, N cells connected in a ring structure. Further, each cell may also be connected between an output of the processor, an interleaving table, and a target memory.
Public/Granted literature
Information query