- 专利标题: Dedicated logic cells employing sequential logic and control logic functions
-
申请号: US11539809申请日: 2006-10-09
-
公开(公告)号: US07417456B2公开(公告)日: 2008-08-26
- 发明人: Hare K. Verma , Ravi Sunkavalli , Manoj Gunwani , Chandra Mulpuri
- 申请人: Hare K. Verma , Ravi Sunkavalli , Manoj Gunwani , Chandra Mulpuri
- 申请人地址: US CA Santa Clara
- 专利权人: CSwitch Corporation
- 当前专利权人: CSwitch Corporation
- 当前专利权人地址: US CA Santa Clara
- 代理商 Peter Su
- 主分类号: H03K19/177
- IPC分类号: H03K19/177
摘要:
A dedicated logic cell in a programmable logic structure is described that comprises the following primary components: a configurable logic function or look-up table (LL), a dedicated logic function (DL), a sequential logic function (LS), and a control logic function (LC). In this illustration, the dedicated logic cell comprises two configurable logic functions, two sequential logic functions, a dedicate logic function, and a control logic function. In a first embodiment, the dedicated logic cell is constructed with a combination of configurable logic functions that are coupled to a dedicated logic function in order to perform a four 2-input function, an AND function, an OR function, or an XOR function. In a second embodiment, the dedicated logic cell is constructed with a combination of configurable logic functions that are coupled to a dedicated logic function in order to perform a four 2-to-1 multiplexer function. In a third embodiment, the dedicated logic cell is constructed with a plurality of configurable logic functions that operate as a two 6-input function with separate inputs. In a fourth embodiment, the dedicated logic cell is constructed with a combination of a configurable logic function with sequential logic functions that operate as a loadable, resettable, clearable shift register. In a fifth embodiment, the dedicated logic cell is constructed with a combination of configurable logic functions, a dedicated logic function, and sequential logic functions that operate as an accumulator.
公开/授权文献
信息查询
IPC分类: