发明授权
- 专利标题: Semiconductor memory device with stacked control transistors
- 专利标题(中): 具有堆叠控制晶体管的半导体存储器件
-
申请号: US11238381申请日: 2005-09-29
-
公开(公告)号: US07453716B2公开(公告)日: 2008-11-18
- 发明人: Sung-min Kim , Eun-jung Yun , Jong-soo Seo , Du-eung Kim , Beak-hyung Cho , Byung-seo Kim
- 申请人: Sung-min Kim , Eun-jung Yun , Jong-soo Seo , Du-eung Kim , Beak-hyung Cho , Byung-seo Kim
- 申请人地址: KR
- 专利权人: Samsung Electronics Co., Ltd
- 当前专利权人: Samsung Electronics Co., Ltd
- 当前专利权人地址: KR
- 代理机构: Mills & Onello LLP
- 优先权: KR10-2004-0085804 20041026; KR10-2005-0034552 20050426
- 主分类号: G11C11/00
- IPC分类号: G11C11/00
摘要:
In a semiconductor memory device and method, phase-change memory cells are provided, each including a plurality of control transistors formed on different layers and variable resistance devices formed of a phase-change material. Each phase-change memory cell includes a plurality of control transistors formed on different layers, and a variable resistance device formed of a phase-change material. In one example, the number of the control transistors is two. The semiconductor memory device includes a global bit line; a plurality of local bit lines connected to or disconnected from the global bit line via local bit line selection circuits which correspond to the local bit lines, respectively; and a plurality of phase-change memory cell groups storing data while being connected to the local bit lines, respectively. Each of the phase-change memory cells of each of the phase-change memory cell groups comprises a plurality of control transistors formed on different layers, and a variable resistance device formed of a phase-change material. In addition, the semiconductor memory device has a hierarchical bit line structure that uses a global bit line and local bit lines. Accordingly, it is possible to increase both the integration density of the semiconductor memory device and the amount of current flowing through each of the phase-change memory cells.
公开/授权文献
信息查询