发明授权
US07478379B2 Method for minimizing spill in code scheduled by a list scheduler
失效
用于最小化由列表调度程序调度的代码中的溢出的方法
- 专利标题: Method for minimizing spill in code scheduled by a list scheduler
- 专利标题(中): 用于最小化由列表调度程序调度的代码中的溢出的方法
-
申请号: US10840088申请日: 2004-05-06
-
公开(公告)号: US07478379B2公开(公告)日: 2009-01-13
- 发明人: Damien Bonaventure , James Lawrence McInnes
- 申请人: Damien Bonaventure , James Lawrence McInnes
- 申请人地址: US NY Armonk
- 专利权人: International Business Machines Corporation
- 当前专利权人: International Business Machines Corporation
- 当前专利权人地址: US NY Armonk
- 代理机构: Hamilton & Terrile, LLP
- 代理商 Stephen A. Terrile
- 优先权: CA2428284 20030507
- 主分类号: G06F9/44
- IPC分类号: G06F9/44 ; G06F9/48 ; G06F9/40
摘要:
A technique of ordering machine instructions to reduce spill code. For each machine instruction that is ready for scheduling, an amount is determined by which the size of a committed set of machine instructions would increase upon the scheduling of the machine instruction. The machine instruction for which the determined amount is smallest is then scheduled. The currently committed instructions may be determined to be the machine instructions that are already scheduled as well as the machine instructions that are descendent from already scheduled machine instructions. The result is that new computations upon which a target processor will embark tend to be deferred. Bit vectors may be employed for efficiency during the assessment of candidate instructions that are ready for scheduling. The technique may be triggered when the risk of registers becoming overcommitted becomes high, as may occur when the number of available processor registers drops below a certain threshold.
公开/授权文献
信息查询