发明授权
US07509607B2 Memory circuit having a crosstalk-glitch suppressor circuit and a control device for controlling an amount of suppression performed by the crosstalk-glitch suppressor circuit 有权
具有串扰毛刺抑制电路的记忆电路和用于控制由串扰毛刺抑制电路执行的抑制量的控制装置

  • 专利标题: Memory circuit having a crosstalk-glitch suppressor circuit and a control device for controlling an amount of suppression performed by the crosstalk-glitch suppressor circuit
  • 专利标题(中): 具有串扰毛刺抑制电路的记忆电路和用于控制由串扰毛刺抑制电路执行的抑制量的控制装置
  • 申请号: US11304775
    申请日: 2005-12-16
  • 公开(公告)号: US07509607B2
    公开(公告)日: 2009-03-24
  • 发明人: Yuuichirou Ikeda
  • 申请人: Yuuichirou Ikeda
  • 申请人地址: JP Osaka
  • 专利权人: Panasonic Corporation
  • 当前专利权人: Panasonic Corporation
  • 当前专利权人地址: JP Osaka
  • 代理机构: McDermott Will & Emery LLP
  • 优先权: JP2004-370948 20041222
  • 主分类号: G06F9/45
  • IPC分类号: G06F9/45 G11C7/02 G11C8/00
Memory circuit having a crosstalk-glitch suppressor circuit and a control device for controlling an amount of suppression performed by the crosstalk-glitch suppressor circuit
摘要:
The memory circuit comprises: a single or a plurality of reading-out port(s); a single or a plurality of writing port(s); a crosstalk-glitch suppressor circuit for suppressing crosstalk glitch between internal signal lines of each of the ports; and a control device for controlling capacity of the crosstalk-glitch suppressor circuit.
公开/授权文献
信息查询
0/0