发明授权
US07512742B2 Data processing system, cache system and method for precisely forming an invalid coherency state indicating a broadcast scope
失效
数据处理系统,缓存系统和精确形成指示广播范围的无效一致性状态的方法
- 专利标题: Data processing system, cache system and method for precisely forming an invalid coherency state indicating a broadcast scope
- 专利标题(中): 数据处理系统,缓存系统和精确形成指示广播范围的无效一致性状态的方法
-
申请号: US11333615申请日: 2006-01-17
-
公开(公告)号: US07512742B2公开(公告)日: 2009-03-31
- 发明人: Leo J. Clark , Guy L. Guthrie , William J. Starke , Jeffrey A. Stuecheli , Derek E. Williams
- 申请人: Leo J. Clark , Guy L. Guthrie , William J. Starke , Jeffrey A. Stuecheli , Derek E. Williams
- 申请人地址: US NY Armonk
- 专利权人: International Business Machines Corporation
- 当前专利权人: International Business Machines Corporation
- 当前专利权人地址: US NY Armonk
- 代理机构: Dillon & Yudell LLP
- 代理商 Casimer K. Salys
- 主分类号: G06F12/00
- IPC分类号: G06F12/00
摘要:
A cache coherent data processing system includes at least first and second coherency domains. In a first cache memory within the first coherency domain of the data processing system, a memory block is held in a storage location associated with an address tag and a coherency state field. A determination is made if a home system memory assigned an address associated with the memory block is within the first coherency domain. If not, the coherency state field is set to a coherency state that indicates that the address tag is valid, that the storage location does not contain valid data, the first coherency domain does not contain the home system memory, and that, following formation of the coherency state, the memory block is cached outside of the first coherency domain.
公开/授权文献
信息查询