Invention Grant
US07566924B2 Semiconductor device with gate spacer of positive slope and fabrication method thereof
有权
具有正斜率栅极间隔物的半导体器件及其制造方法
- Patent Title: Semiconductor device with gate spacer of positive slope and fabrication method thereof
- Patent Title (中): 具有正斜率栅极间隔物的半导体器件及其制造方法
-
Application No.: US11249096Application Date: 2005-10-11
-
Publication No.: US07566924B2Publication Date: 2009-07-28
- Inventor: Chang-Huhn Lee , Mun-Mo Jeong , Wook-je Kim
- Applicant: Chang-Huhn Lee , Mun-Mo Jeong , Wook-je Kim
- Applicant Address: KR Suwon-si, Gyeonggi-do
- Assignee: Samsung Electronics Co., Ltd.
- Current Assignee: Samsung Electronics Co., Ltd.
- Current Assignee Address: KR Suwon-si, Gyeonggi-do
- Agency: Marger Johnson & McCollom, P.C.
- Priority: KR2002-48267 20020814
- Main IPC: H01L31/112
- IPC: H01L31/112

Abstract:
Embodiments of the invention provide a semiconductor device and a fabrication method for a semiconductor device that includes the processes of forming multiple gates on a silicon substrate, forming a gate spacer having a positive slope at the gate spacer edge, depositing a polysilicon layer on the silicon substrate between the gates, etching a portion of the polysilicon layer to form an opening exposing a portion of the silicon substrate, and forming an inter-insulation layer to the exposed portion of the silicon substrate to fill the opening. Using an annealing process applied to a layer in the gate spacer, the etch selectivity can be selectively controlled and consequently, the degree of slope at the gate spacer edge is predetermined.
Public/Granted literature
- US20060027875A1 Semiconductor device with gate space of positive slope and fabrication method thereof Public/Granted day:2006-02-09
Information query
IPC分类: