发明授权
- 专利标题: Splitting execution of a floating-point add instruction between an integer pipeline for performing mantissa addition and a hardware state machine
- 专利标题(中): 在执行尾数加法的整数流水线和硬件状态机之间分割浮点加法指令
-
申请号: US11186239申请日: 2005-07-21
-
公开(公告)号: US07574584B2公开(公告)日: 2009-08-11
- 发明人: Gerard Chauvel , Maija Kuusela
- 申请人: Gerard Chauvel , Maija Kuusela
- 申请人地址: US TX Dallas
- 专利权人: Texas Instruments Incorporated
- 当前专利权人: Texas Instruments Incorporated
- 当前专利权人地址: US TX Dallas
- 代理商 Lawrence J. Bassuk; W. James Brady; Frederick J. Telecky, Jr.
- 优先权: EP04291918 20040727
- 主分类号: G06F9/00
- IPC分类号: G06F9/00 ; G06F7/42
摘要:
In some embodiments, a processor includes fetch logic that fetches instructions, an integer pipeline, and a hardware state machine that is separate from and interacts with the integer pipeline. The instruction is executed partly in the integer pipeline according to software and partly in the hardware state machine. For a floating point add instruction, mantissa addition is executed in the integer pipeline and the plurality of operations performed by the hardware state machine includes testing of exponents, testing for overflow and underflow conditions, packing, and rounding detection.
公开/授权文献
信息查询