Invention Grant
US07603639B2 Method, apparatus and computer program product for controlling jitter or the effects of jitter in integrated circuitry
失效
用于控制抖动或集成电路抖动影响的方法,设备和计算机程序产品
- Patent Title: Method, apparatus and computer program product for controlling jitter or the effects of jitter in integrated circuitry
- Patent Title (中): 用于控制抖动或集成电路抖动影响的方法,设备和计算机程序产品
-
Application No.: US11695627Application Date: 2007-04-03
-
Publication No.: US07603639B2Publication Date: 2009-10-13
- Inventor: Faraydon Pakbaz , Stephen Dale Wyatt
- Applicant: Faraydon Pakbaz , Stephen Dale Wyatt
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agent Riyon Harding; Anthony V. S. England; Michael J. LeStrange
- Main IPC: G06F17/50
- IPC: G06F17/50 ; G06F9/45

Abstract:
Designing integrated circuitry (“IC”) includes simulating noise of modeled IC operation and applying the noise to buffers of a clock tree of the modeled IC, responsively generating a first simulated clock tree output signal. Components of the first simulated clock tree output signal are scaled in a frequency domain responsive to their time domain variations at respective frequencies. A simulated, substantially noise-only, clock tree output signal is generated in a frequency domain, wherein some components are removed responsive to at least one clock signal frequency and scaled magnitudes of the components. A second simulated clock circuitry output signal is generated responsive to a transfer function of certain clock circuitry. A circuit structure or fabricating process is selected responsive to jitter of the second simulated clock circuitry output signal. The IC may be fabricated using the selected process and may include the selected structure.
Public/Granted literature
Information query