Invention Grant
- Patent Title: Semiconductor architecture having field-effect transistors especially suitable for analog applications
- Patent Title (中): 具有特别适用于模拟应用的场效应晶体管的半导体架构
-
Application No.: US11981481Application Date: 2007-10-31
-
Publication No.: US07642574B2Publication Date: 2010-01-05
- Inventor: Constantin Bulucea
- Applicant: Constantin Bulucea
- Applicant Address: US CA Santa Clara
- Assignee: National Semiconductor Corporation
- Current Assignee: National Semiconductor Corporation
- Current Assignee Address: US CA Santa Clara
- Agent Ronald J. Meetin
- Main IPC: H01L27/088
- IPC: H01L27/088

Abstract:
An insulated-gate field-effect transistor (100, 100V, 140, 150, 150V, 160, 170, 170V, 180, 180V, 190, 210, 210W, 220, 220U, 220V, 220W, 380, or 480) has a hypoabrupt vertical dopant profile below one (104 or 264) of its source/drain zones for reducing the parasitic capacitance along the pn junction between that source/drain zone and adjoining body material (108 or 268). In particular, the concentration of semiconductor dopant which defines the conductivity type of the body material increases by at least a factor of 10 in moving from that source/drain zone down to an underlying body-material location no more than 10 times deeper below the upper semiconductor surface than that source/drain zone. The body material preferably includes a more heavily doped pocket portion (120 or 280) situated along the other source/drain zone (102 or 262). The combination of the hypoabrupt vertical dopant profile below the first-mentioned source/drain zone, normally serving as the drain, and the pocket portion along the second-mentioned source/drain zone, normally serving as the source, enables the resultant asymmetric transistor to be especially suitable for high-speed analog applications.
Public/Granted literature
- US20080308878A1 Semiconductor architecture having field-effect transistors especially suitable for analog applications Public/Granted day:2008-12-18
Information query
IPC分类: