发明授权
US07643595B2 Method and apparatus for synchronizing clock timing between network elements
有权
用于在网络元件之间同步时钟定时的方法和装置
- 专利标题: Method and apparatus for synchronizing clock timing between network elements
- 专利标题(中): 用于在网络元件之间同步时钟定时的方法和装置
-
申请号: US11172335申请日: 2005-06-30
-
公开(公告)号: US07643595B2公开(公告)日: 2010-01-05
- 发明人: James Aweya , Delfin Y. Montuno , Michel Ouellette , Kent Felske
- 申请人: James Aweya , Delfin Y. Montuno , Michel Ouellette , Kent Felske
- 申请人地址: CA St. Laurent, Quebec
- 专利权人: Nortel Networks Limited
- 当前专利权人: Nortel Networks Limited
- 当前专利权人地址: CA St. Laurent, Quebec
- 代理机构: Anderson Gorecki & Manaras LLP
- 主分类号: H04L7/00
- IPC分类号: H04L7/00 ; H04D3/04
摘要:
Network elements may be synchronized over an asynchronous network by implementing a master clock as an all digital PLL that includes a Digitally Controlled Frequency Selector (DCFS), the output frequency of which may be directly controlled through the input of a control word. The PLL causes the control word input to the master DCFS to be adjusted to cause the output of the master DCFS to lock onto a reference frequency. Information associated with the control word is transmitted from the master clock to the slave clocks which are also implemented as DCFSs. By using the transmitted information to recreate the master control word, the slaves may be made to assume the same state as the master DCFS without requiring the slaves to be implemented as PLLs. The DCFS may be formed as a digitally controlled oscillator (DCO) or as a Direct Digital Synthesizer (DDS).
公开/授权文献
信息查询