Invention Grant
US07663922B2 Non-volatile semiconductor memory devices with lower and upper bit lines sharing a voltage control block, and memory cards and systems having the same
失效
具有共享电压控制块的低位和高位线的非易失性半导体存储器件,以及具有该电压控制块的存储卡和系统
- Patent Title: Non-volatile semiconductor memory devices with lower and upper bit lines sharing a voltage control block, and memory cards and systems having the same
- Patent Title (中): 具有共享电压控制块的低位和高位线的非易失性半导体存储器件,以及具有该电压控制块的存储卡和系统
-
Application No.: US11764352Application Date: 2007-06-18
-
Publication No.: US07663922B2Publication Date: 2010-02-16
- Inventor: Jong Yeol Park , Min Gun Park
- Applicant: Jong Yeol Park , Min Gun Park
- Applicant Address: KR
- Assignee: Samsung Electronics Co., Ltd.
- Current Assignee: Samsung Electronics Co., Ltd.
- Current Assignee Address: KR
- Agency: Myers Bigel Sibley & Sajovec
- Priority: KR10-2006-0009931 20060202; KR10-2007-0001227 20070105
- Main IPC: G11C16/04
- IPC: G11C16/04

Abstract:
A non-volatile semiconductor memory device includes a page buffer comprising a lower latch block and an upper latch block, and a memory array that is connected to the lower latch block via a lower common bit line and that is connected to the upper latch block via an upper common bit line. The memory array includes a plurality of non-volatile memory cells, a lower even bit line and a lower odd bit line that are selectively connectable to the lower common bit line, an upper even bit line and an upper odd bit line that are selectively connectable to the upper common bit line, a first switch that electrically connects the lower even bit line to the upper even bit line in response to a first connection control signal and a second switch that electrically connects the lower odd bit line to the upper odd bit line in response to a second connection control signal.
Public/Granted literature
Information query