Invention Grant
- Patent Title: Dummy patterns in integrated circuit fabrication
- Patent Title (中): 集成电路制造中的虚拟模式
-
Application No.: US11281030Application Date: 2005-11-17
-
Publication No.: US07701034B2Publication Date: 2010-04-20
- Inventor: Harry Chuang , Kong-Beng Thei , Cheng-Cheng Kuo
- Applicant: Harry Chuang , Kong-Beng Thei , Cheng-Cheng Kuo
- Applicant Address: TW Hsin-Chu
- Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee Address: TW Hsin-Chu
- Agency: Slater & Matsil, L.L.P.
- Main IPC: H01L27/088
- IPC: H01L27/088

Abstract:
An embodiment of the invention provides a semiconductor integrated circuit device having a dummy pattern for improving micro-loading effects. The device comprises an active region in a substrate and an isolation region in the substrate adjacent the active region. A plurality of dummy patterns are formed over the isolation region, wherein each dummy pattern is aligned parallel to and lengthwise dimension of the active region. The dummy patterns may have non-uniform spacing or non-uniform aspect ratios. The dummy pattern may have, in plan view, a rectangular shape, wherein its length is greater than the lengthwise dimension of the active region. The spacing between the dummy pattern and the active region may be less than about 1500 nm.
Public/Granted literature
- US20060163665A1 Dummy patterns in integrated circuit fabrication Public/Granted day:2006-07-27
Information query
IPC分类: