Invention Grant
US07702293B2 Multi-mode I/O circuitry supporting low interference signaling schemes for high speed digital interfaces
有权
支持高速数字接口的低干扰信令方案的多模式I / O电路
- Patent Title: Multi-mode I/O circuitry supporting low interference signaling schemes for high speed digital interfaces
- Patent Title (中): 支持高速数字接口的低干扰信令方案的多模式I / O电路
-
Application No.: US10005766Application Date: 2001-11-02
-
Publication No.: US07702293B2Publication Date: 2010-04-20
- Inventor: Antti Ruha , Tarmo Ruotsalainen , Jussi-Pekka Tervaluoto
- Applicant: Antti Ruha , Tarmo Ruotsalainen , Jussi-Pekka Tervaluoto
- Applicant Address: FI Espoo
- Assignee: Nokia Corporation
- Current Assignee: Nokia Corporation
- Current Assignee Address: FI Espoo
- Agency: Harrington & Smith
- Main IPC: H04B1/44
- IPC: H04B1/44 ; H03K19/0175

Abstract:
A multi-mode I/O circuit or cell (10) is provided for transmitting and receiving data between ICs, where each IC contains at least one of the I/O circuits. Each data link includes transmitter circuitry (12) and receiver circuitry (14). The transmitter circuitry sends data to a receiver circuitry in another IC, and the receiver circuitry receives data from a transmitter circuitry in another IC. The I/O circuit is constructed with CMOS-based transistors (e.g., CMOS or BiCMOS) that are selectively interconnected together by a plurality of switches to operate as two single-ended, current or voltage mode links, or as a single differential current or voltage mode link. In the preferred embodiment the transmitter circuitry sends data to the receiver circuitry in another IC over a first pair of adjacently disposed conductors, and the receiver circuitry receives data from the transmitter circuitry in another IC over a second pair of adjacently disposed conductors. The transmitter circuitry and the receiver circuitry are selectively configured by the plurality of switches for operating in a double single-ended voltage mode link mode, a double single-ended current mode link mode, a mode defined by a single differential voltage mode link with a single-ended input drive, a mode defined by a single differential voltage mode link with a differential input drive, a mode defined by a single differential current mode link with a single-ended input drive mode, and a mode defined by a single differential current mode link with a differential input drive. A common I/O circuit may also be provided, and programmed into either the transmitter or the receiver circuit configuration.
Public/Granted literature
- US20030087671A1 Multi-mode I/O circuitry supporting low interference signaling schemes for high speed digital interfaces Public/Granted day:2003-05-08
Information query