发明授权
- 专利标题: Characterization and verification for integrated circuit designs
- 专利标题(中): 集成电路设计的表征和验证
-
申请号: US11703399申请日: 2007-02-06
-
公开(公告)号: US07712056B2公开(公告)日: 2010-05-04
- 发明人: David White , Taber H. Smith
- 申请人: David White , Taber H. Smith
- 申请人地址: US CA San Jose
- 专利权人: Cadence Design Systems, Inc.
- 当前专利权人: Cadence Design Systems, Inc.
- 当前专利权人地址: US CA San Jose
- 代理机构: Vista IP Law Group LLP
- 主分类号: G06F17/50
- IPC分类号: G06F17/50 ; G06F19/00 ; G21K5/00 ; G03F1/00
摘要:
Variations are characterized in feature dimensions of an integrated circuit that is to be fabricated in accordance with a design by a process that produces topographical variation in the integrated circuit, the variations in feature dimension being caused by the topographical variations. The process includes lithography or etch. Predicted characteristics are verified to conform to the design, the characteristics including feature dimensions or electrical characteristics. A process is selected for use in fabricating the integrated circuit based on the relative predicted variations. Chip-level features of a design of an integrated circuit are verified for manufacture within focus limitations of a lithographic tool. Whether a design of a level of an integrated circuit can be lithographically imaged in accordance with the design is predicted, and if it cannot be, the design or processing parameters are adjusted so that it can be.
公开/授权文献
信息查询