Invention Grant
US07767515B2 Managing integrated circuit stress using stress adjustment trenches
有权
使用应力调整沟槽管理集成电路应力
- Patent Title: Managing integrated circuit stress using stress adjustment trenches
- Patent Title (中): 使用应力调整沟槽管理集成电路应力
-
Application No.: US11364392Application Date: 2006-02-27
-
Publication No.: US07767515B2Publication Date: 2010-08-03
- Inventor: Victor Moroz , Dipankar Pramanik , Xi-Wei Lin
- Applicant: Victor Moroz , Dipankar Pramanik , Xi-Wei Lin
- Applicant Address: US CA Mountain View
- Assignee: Synopsys, Inc.
- Current Assignee: Synopsys, Inc.
- Current Assignee Address: US CA Mountain View
- Agency: Haynes Beffel & Wolfeld, LLP
- Agent Warren S. Wolfeld
- Main IPC: H01L21/8238
- IPC: H01L21/8238 ; H01L21/76 ; H01L21/4763 ; G06F17/50

Abstract:
Roughly described, methods and systems for improving integrated circuit layouts and fabrication processes in order to better account for stress effects. Dummy features can be added to a layout either in order to improve uniformity, or to relax known undesirable stress, or to introduce known desirable stress. The dummy features can include dummy diffusion regions added to relax stress, and dummy trenches added either to relax or enhance stress. A trench can relax stress by filling it with a stress-neutral material or a tensile strained material. A trench can increase stress by filling it with a compressive strained material. Preferably dummy diffusion regions and stress relaxation trenches are disposed longitudinally to at least the channel regions of N-channel transistors, and transversely to at least the channel regions of both N-channel and P-channel transistors. Preferably stress enhancement trenches are disposed longitudinally to at least the channel regions of P-channel transistors.
Public/Granted literature
- US20070202663A1 Managing integrated circuit stress using stress adjustment trenches Public/Granted day:2007-08-30
Information query
IPC分类: