Invention Grant
- Patent Title: Full CMOS min-sum analog iterative decoders
- Patent Title (中): 全CMOS最小和模拟迭代解码器
-
Application No.: US10832806Application Date: 2004-04-27
-
Publication No.: US07769798B2Publication Date: 2010-08-03
- Inventor: Amir Banihashemi , Saied Hemati
- Applicant: Amir Banihashemi , Saied Hemati
- Agency: McDonnell Boehnen Hulbert & Berghoff LLP
- Main IPC: G06G7/00
- IPC: G06G7/00

Abstract:
Analog iterative decoders are provided that are based on the so-called min-sum algorithm (also referred to as max-sum or max-product, Max-Log-MAP or BP-based decoding) and can be used to decode powerful coding schemes such as low-density parity-check (LDPC) codes and turbo codes. The circuits can be implemented by standard CMOS technology, which means lower fabrication cost and/or simpler design compared to previously reported analog iterative decoders that are based on BiCMOS or sub-threshold CMOS technology. Soft information is passed among variable nodes and parity-check nodes. A low-voltage high-swing Max WTA circuit is also provided. The circuit can be implemented by short channel MOSFET transistors and yet provide a reasonably high degree of accuracy. Applications include soft computing, and analog signal processing, in general. A Min WTA circuit can also be built based on this circuit by subtracting the input currents from a large reference current.
Public/Granted literature
- US20050240647A1 Full CMOS min-sum analog iterative decoders Public/Granted day:2005-10-27
Information query