Invention Grant
US07770049B1 Controller for clock skew determination and reduction based on a lead count over multiple clock cycles
有权
控制器用于在多个时钟周期内基于引脚数的时钟偏差确定和减少
- Patent Title: Controller for clock skew determination and reduction based on a lead count over multiple clock cycles
- Patent Title (中): 控制器用于在多个时钟周期内基于引脚数的时钟偏差确定和减少
-
Application No.: US11385328Application Date: 2006-03-21
-
Publication No.: US07770049B1Publication Date: 2010-08-03
- Inventor: Shawn Searles , Scott C. Johnson , Donald Walters , Ravinder Rachala
- Applicant: Shawn Searles , Scott C. Johnson , Donald Walters , Ravinder Rachala
- Applicant Address: US CA Sunnyvale
- Assignee: Advanced Micro Devices, Inc.
- Current Assignee: Advanced Micro Devices, Inc.
- Current Assignee Address: US CA Sunnyvale
- Agency: Meyertons, Hood, Kivlin, Kowert & Goetzel, P.C.
- Agent Robert C. Kowert
- Main IPC: G06F1/04
- IPC: G06F1/04

Abstract:
Clock skew may be detected measured and compensated for using phase detectors and variable delay adjusters. Phase detectors may be distributed throughout a clock distribution network and may be configured to analyze two clock signals to determine how often one signal leads the other. The output of the phase detectors may be measured and counted over a large number of clock cycles. The difference between the number of times one signal leads or lags behind the other may be used to determine the amount of delay to apply to the leading clock signal in order to minimize (reduce) skew between the two clock signals. The same techniques for detecting and measuring clock skew may also be used to detect and measure jitter in the clock signals. By configuring variable delay adjusters on clock signals, the amount of jitter in the clock signals can be measured or characterized.
Information query