发明授权
US07772907B2 Linear digital phase interpolator and semi-digital delay locked loop (DLL)
有权
线性数字相位插值器和半数字延迟锁定环(DLL)
- 专利标题: Linear digital phase interpolator and semi-digital delay locked loop (DLL)
- 专利标题(中): 线性数字相位插值器和半数字延迟锁定环(DLL)
-
申请号: US12255170申请日: 2008-10-21
-
公开(公告)号: US07772907B2公开(公告)日: 2010-08-10
- 发明人: Jin-gook Kim , Seung-jun Bae , Kwang-il Park
- 申请人: Jin-gook Kim , Seung-jun Bae , Kwang-il Park
- 申请人地址: KR Suwon-si, Gyeonggi-do
- 专利权人: Samsung Electronics Co., Ltd.
- 当前专利权人: Samsung Electronics Co., Ltd.
- 当前专利权人地址: KR Suwon-si, Gyeonggi-do
- 代理机构: Volentine & Whitt, PLLC
- 优先权: KR10-2007-0106210 20071022
- 主分类号: H03H3/00
- IPC分类号: H03H3/00 ; H03K5/13
摘要:
Provided are a digital phase interpolator, which performs linear phase interpolation irrelevantly to input order of two input signals, and a semi-digital delay locked loop (DLL), which includes and controls the same. The phase interpolator includes: a first clocked inverter controlled by a phase indicating signal and providing a first output signal to a common output terminal by inverting a first input signal, and a second clocked inverter controlled by the phase indicating signal and providing a second output signal to the common output terminal by inverting the second input signal. The second clocked inverter is clocked by the first input signal when the phase indicating signal is in a first logic state, and the first clocked inverter is clocked by the second input signal when the phase indicating signal is in a second logic state. The phase indicating signal indicates a lead/lag phase relationship between the first and second input signals and is generated in a controller of a circuit of the semi-digital DLL.
公开/授权文献
信息查询