发明授权
- 专利标题: Semiconductor device and display device
- 专利标题(中): 半导体器件和显示器件
-
申请号: US12270903申请日: 2008-11-14
-
公开(公告)号: US07791373B2公开(公告)日: 2010-09-07
- 发明人: Yoshiyuki Kurokawa
- 申请人: Yoshiyuki Kurokawa
- 申请人地址: JP Atsugi-shi, Kanagawa-ken
- 专利权人: Semiconductor Energy Laboratory Co., Ltd.
- 当前专利权人: Semiconductor Energy Laboratory Co., Ltd.
- 当前专利权人地址: JP Atsugi-shi, Kanagawa-ken
- 代理机构: Fish & Richardson P.C.
- 优先权: JP2003-373775 20031031
- 主分类号: H03K19/0175
- IPC分类号: H03K19/0175
摘要:
The invention provides a low cost and high performance functional circuit by reducing time required for the repetition of logic synthesis and routing of layout in a functional circuit design. A standard cell used for the logic synthesis and the routing of layout is configured by a logic circuit on an output side and a logic circuit on an input side and a driving capacity of the logic circuit on the output side is made large while gate input capacitance of the logic circuit on the input side is made small. By forming the standard cell in this manner, a ratio that the gate delay occupies in the delay time of a functional circuit can be relatively increased. Therefore, even when wiring capacitance after the routing of layout is not estimated at high precision in advance, an operating frequency can be obtained at high precision in the logic synthesis as long as a gate delay of each standard cell can be estimated at high precision. That is, a reliability of the logic synthesis result is improved, therefore, the logic synthesis and an automatic routing of layout are not required to be repeated, which can shorten the design period.
公开/授权文献
- US20090072862A1 Semiconductor Device and Display Device 公开/授权日:2009-03-19
信息查询
IPC分类: