Invention Grant
- Patent Title: Multilayer printed wiring board
-
Application No.: US12608568Application Date: 2009-10-29
-
Publication No.: US07817440B2Publication Date: 2010-10-19
- Inventor: Takashi Kariya , Hironori Tanaka
- Applicant: Takashi Kariya , Hironori Tanaka
- Applicant Address: JP Ogaki-shi
- Assignee: Ibiden Co., Ltd.
- Current Assignee: Ibiden Co., Ltd.
- Current Assignee Address: JP Ogaki-shi
- Agency: Oblon, Spivak, McClelland, Maier & Neustadt, L.L.P.
- Priority: JP2005-175575 20050615
- Main IPC: H05K1/18
- IPC: H05K1/18

Abstract:
A multilayer printed wiring board includes a mounting portion supporting a semiconductor device and a layered capacitor portion including first and second layered electrodes and a ceramic high-dielectric layer therebetween. The first layered electrode is connected to a ground line and the second layered electrode is connected to a power supply line. The ratio of number of via holes, each constituting a conducting path part electrically connecting a ground pad to the ground line of a wiring pattern and passing through the second layered electrode in non-contact, to number of ground pads is 0.05 to 0.7. The ratio of number of second rod-shaped conductors, each constituting a conducting path part electrically connecting a power supply pad to the power supply line of the wiring pattern and passing through the first layered electrode in non-contact, to number of power supply pad is 0.05 to 0.7.
Public/Granted literature
- US20100064512A1 MULTILAYER PRINTED WIRING BOARD Public/Granted day:2010-03-18
Information query