Invention Grant
- Patent Title: Completely decoupled high voltage and low voltage transistor manufacturing processes
- Patent Title (中): 完全去耦的高压和低压晶体管制造工艺
-
Application No.: US11729408Application Date: 2007-03-27
-
Publication No.: US07824977B2Publication Date: 2010-11-02
- Inventor: YongZhong Hu , Sung-Shan Tai
- Applicant: YongZhong Hu , Sung-Shan Tai
- Applicant Address: BM
- Assignee: Alpha & Omega Semiconductor, Ltd.
- Current Assignee: Alpha & Omega Semiconductor, Ltd.
- Current Assignee Address: BM
- Agent Bo-In Lin
- Main IPC: H01L29/00
- IPC: H01L29/00

Abstract:
A semiconductor wafer includes at least a partially manufactured high voltage transistor covered by a high-voltage low voltage decoupling layer and at least a partially manufactured low voltage transistor with the high-voltage low-voltage decoupling layer etched off for further performance of a low-voltage manufacturing process thereon. The high-voltage low-voltage decoupling layer comprising a high temperature oxide (HTO) oxide layer of about 30-150 Angstroms and a low-pressure chemical vapor deposition (LPCVD) nitride layer.
Public/Granted literature
- US20080237777A1 Completely decoupled high voltage and low voltage transistor manufacurting processes Public/Granted day:2008-10-02
Information query
IPC分类: