Invention Grant
- Patent Title: Method for manufacturing memory device
- Patent Title (中): 制造存储器件的方法
-
Application No.: US12271364Application Date: 2008-11-14
-
Publication No.: US07825027B2Publication Date: 2010-11-02
- Inventor: Takafumi Noda , Toshihiko Higuchi
- Applicant: Takafumi Noda , Toshihiko Higuchi
- Applicant Address: JP
- Assignee: Seiko Epson Corporation
- Current Assignee: Seiko Epson Corporation
- Current Assignee Address: JP
- Agency: Harness, Dickey & Pierce, P.L.C.
- Priority: JP2007-304535 20071126
- Main IPC: H01L21/302
- IPC: H01L21/302 ; H01L21/461

Abstract:
A method for manufacturing a memory device including a ferroelectric memory array region and a logic circuit region is provided. The method includes the steps of: forming, above a base substrate, a plurality of ferroelectric capacitors in the ferroelectric memory array region; forming a wiring layer above the base substrate in the logic circuit region; forming an interlayer dielectric layer that covers the ferroelectric capacitors and the wiring layer; etching the interlayer dielectric layer formed at least in the ferroelectric memory array region to form a concave section; polishing the interlayer dielectric layer by a CMP (chemical mechanical polishing) method; etching the interlayer dielectric layer above the ferroelectric capacitors and the wiring layer to form contact holes; and forming contact sections in the contact holes.
Public/Granted literature
- US20090137065A1 METHOD FOR MANUFACTURING MEMORY DEVICE Public/Granted day:2009-05-28
Information query
IPC分类: