Invention Grant
US07826581B1 Linearized digital phase-locked loop method for maintaining end of packet time linearity
有权
线性数字锁相环方法,用于维持分组时间线性度的结束
- Patent Title: Linearized digital phase-locked loop method for maintaining end of packet time linearity
- Patent Title (中): 线性数字锁相环方法,用于维持分组时间线性度的结束
-
Application No.: US10959259Application Date: 2004-10-05
-
Publication No.: US07826581B1Publication Date: 2010-11-02
- Inventor: Stephen M. Prather , Matthew S. Berzins , Charles A. Cornell , Steven P. Larky , Joseph A. Cetin
- Applicant: Stephen M. Prather , Matthew S. Berzins , Charles A. Cornell , Steven P. Larky , Joseph A. Cetin
- Applicant Address: US CA San Jose
- Assignee: Cypress Semiconductor Corporation
- Current Assignee: Cypress Semiconductor Corporation
- Current Assignee Address: US CA San Jose
- Main IPC: H03D3/24
- IPC: H03D3/24

Abstract:
An apparatus and method are disclosed synchronization of a clock signal to a data signal. The apparatus includes a phase lock and tracking logic circuit configured to detect a plurality of values. Each of the plurality of values indicates a position of a data edge of the data signal. The phase lock and tracking logic circuit adds the plurality of values to generate a result and to adjust the clock signal if the result is greater than a predetermined value, or threshold. The phase lock and tracking logic circuit may be configured to maintain the clock signal linearity approximately between the end of a first data packet and the beginning of a second data packet.
Information query
IPC分类: