Invention Grant
US07827513B2 Buffer placement with respect to data flow direction and placement area geometry in hierarchical VLS designs
有权
相对于分层VLS设计中的数据流方向和放置区几何的缓冲放置
- Patent Title: Buffer placement with respect to data flow direction and placement area geometry in hierarchical VLS designs
- Patent Title (中): 相对于分层VLS设计中的数据流方向和放置区几何的缓冲放置
-
Application No.: US11870728Application Date: 2007-10-11
-
Publication No.: US07827513B2Publication Date: 2010-11-02
- Inventor: Joseph J. Palumbo , Christopher J. Berry , Adam R. Jalkowski
- Applicant: Joseph J. Palumbo , Christopher J. Berry , Adam R. Jalkowski
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agent William A. Kinnaman, Jr.; Lynn L Augspurger
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
A method for identifying and modifying, in a VLSI hierarchical chip design, parent buffer placements which lead to wiring track inefficiencies with respect to data flow and the parent placement area geometry. Parent placement area is reviewed and a subset is categorized and distinguished as either horizontal slots or vertical slots. Buffer to buffer data flow is reviewed for cases where data flow direction is either strongly horizontal or strongly vertical. Situations where buffer to buffer data flow is oriented in the same direction as the parent placement slots in which the buffers reside are reported. Additionally, an attempt is made to find a valid placement location for the buffers excluding parent placement areas oriented in the same direction as the data flow.
Public/Granted literature
Information query