发明授权
US07849293B2 Method and structure for low latency load-tagged pointer instruction for computer microarchitechture
有权
用于计算机微型计算机的低延迟负载标记指针指令的方法和结构
- 专利标题: Method and structure for low latency load-tagged pointer instruction for computer microarchitechture
- 专利标题(中): 用于计算机微型计算机的低延迟负载标记指针指令的方法和结构
-
申请号: US12023791申请日: 2008-01-31
-
公开(公告)号: US07849293B2公开(公告)日: 2010-12-07
- 发明人: Bartholomew Blaner , Michael K. Gschwind
- 申请人: Bartholomew Blaner , Michael K. Gschwind
- 申请人地址: US NY Armonk
- 专利权人: International Business Machines Corporation
- 当前专利权人: International Business Machines Corporation
- 当前专利权人地址: US NY Armonk
- 代理商 Michael J. LeStrange
- 主分类号: G06F9/44
- IPC分类号: G06F9/44 ; G06F9/312
摘要:
A methodology and implementation of a load-tagged pointer instruction for RISC based microarchitecture is presented. A first lower latency, speculative implementation reduces overall throughput latency for a microprocessor system by estimating the results of a particular instruction and confirming the integrity of the estimate a little slower than the normal instruction execution latency. A second higher latency, non-speculative implementation that always produces correct results is invoked by the first when the first guesses incorrectly. The methodologies and structures disclosed herein are intended to be combined with predictive techniques for instruction processing to ultimately improve processing throughput.
公开/授权文献
信息查询