发明授权
- 专利标题: High speed clock signal duty cycle adjustment
- 专利标题(中): 高速时钟信号占空比调整
-
申请号: US12347469申请日: 2008-12-31
-
公开(公告)号: US07863958B2公开(公告)日: 2011-01-04
- 发明人: David William Boerstler , Steven Mark Clements , Jieming Qi
- 申请人: David William Boerstler , Steven Mark Clements , Jieming Qi
- 申请人地址: US NY Armonk
- 专利权人: International Business Machines Corporation
- 当前专利权人: International Business Machines Corporation
- 当前专利权人地址: US NY Armonk
- 代理商 Matt Talpis; Mark P. Kahler
- 主分类号: H03K3/017
- IPC分类号: H03K3/017
摘要:
A clock signal duty cycle adjustment circuit includes a duty cycle correction circuit that receives a clock input signal that may need duty cycle correction. The duty cycle correction circuit may derive first and second differential clock signals from the clock input signal. The first and second differential clock signals may exhibit respective voltage offsets. The duty cycle correction circuit includes a voltage offset shift circuit that may shift the voltage offset that one of the first and second differential clock signals exhibits to adjust the effective duty cycle of a clock output signal. The duty cycle adjustment circuit derives the clock output signal from the voltage offset adjusted first and second differential clock signals in response to a duty cycle error signal.
公开/授权文献
- US20100164580A1 HIGH SPEED CLOCK SIGNAL DUTY CYCLE ADJUSTMENT 公开/授权日:2010-07-01
信息查询
IPC分类: