- 专利标题: Postamble timing for DDR memories
-
申请号: US11935405申请日: 2007-11-06
-
公开(公告)号: US07876630B1公开(公告)日: 2011-01-25
- 发明人: Philip Clarke , Andrew Bellis , Yan Chong , Joseph Huang , Michael H. M. Chu
- 申请人: Philip Clarke , Andrew Bellis , Yan Chong , Joseph Huang , Michael H. M. Chu
- 申请人地址: US CA San Jose
- 专利权人: Altera Corporation
- 当前专利权人: Altera Corporation
- 当前专利权人地址: US CA San Jose
- 代理机构: Ropes & Gray LLP
- 主分类号: G11C7/00
- IPC分类号: G11C7/00 ; H03K19/00 ; H03K5/12
摘要:
Circuits, methods, and apparatus that isolate an input register from spurious transitions on a DQS signal. One example receives an enable signal from a core. A logic circuit, which may be referred to as a one-half period circuit, shortens enable pulses at their front end by one-half a period. The shortened enable signal is passed to a storage element such as a register. Active pulses of the shortened enable signal clear the register, which provides a control signal closing a switch, such as an AND gate. The switch passes the DQS signal to the input register when closed and isolates the input register from the DQS signal when open. The shortened enable signal prevents the switch from opening early and passing spurious transitions on the DQS signal, for example during back-to-back non-consecutive read cycles.
信息查询