Invention Grant
- Patent Title: Method and system for reducing critical dimension side-to-side tilting error
- Patent Title (中): 减少临界尺寸侧向倾斜误差的方法和系统
-
Application No.: US11686238Application Date: 2007-03-14
-
Publication No.: US07917244B2Publication Date: 2011-03-29
- Inventor: Cheng-Ming Lin , Chai-Wei Chang
- Applicant: Cheng-Ming Lin , Chai-Wei Chang
- Applicant Address: TW Hsin-Chu
- Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee Address: TW Hsin-Chu
- Agency: Haynes and Boone, LLP
- Main IPC: G06F19/00
- IPC: G06F19/00 ; G03C5/00

Abstract:
A method for reducing a critical dimension error of a substrate is provided. A first function is identified for correlating a critical dimension error with a first effect. A second function is identified for correlating a critical dimension error with a scan speed. An optimal scan speed for minimizing the critical dimension error is identified by substantially equating the first function and the second function. The substrate may be a mask or a wafer.
Public/Granted literature
- US20080228309A1 Method and System for Reducing Critical Dimension Side-to-Side Tilting Error Public/Granted day:2008-09-18
Information query