Invention Grant
- Patent Title: Duty correction circuit
- Patent Title (中): 负责校正电路
-
Application No.: US12453652Application Date: 2009-05-18
-
Publication No.: US07944262B2Publication Date: 2011-05-17
- Inventor: Koji Kuroki , Yasuhiro Takai
- Applicant: Koji Kuroki , Yasuhiro Takai
- Applicant Address: JP Chuo-ku, Tokyo
- Assignee: Elpida Memory, Inc.
- Current Assignee: Elpida Memory, Inc.
- Current Assignee Address: JP Chuo-ku, Tokyo
- Agency: McGinn IP Law Group, PLLC
- Priority: JPP2008-133113 20080521
- Main IPC: H03K3/017
- IPC: H03K3/017

Abstract:
A duty correction circuit is formed using at least one delay circuit, which is constituted of a first inverter including three transistors of different conduction types and a second inverter including three other transistors of different conduction types and which delays and adjusts an input clock signal at the leading-edge/trailing-edge timing so as to convert it into an output clock signal based on a first or second bias voltage produced by a bias circuit detecting the duty ratio of the output clock signal. The duty correction circuit decreases the high-level period of the output clock signal having a high duty ratio based on the first bias voltage. Alternatively, the duty correction circuit increases the high-level period of the output clock signal having a low duty ratio based on the second bias voltage.
Public/Granted literature
- US20090289679A1 Duty correction circuit Public/Granted day:2009-11-26
Information query
IPC分类: