发明授权
US07958428B2 LDPC (low density parity check) coded signal decoding using parallel and simultaneous bit node and check node processing
有权
LDPC(低密度奇偶校验)编码信号解码使用并行和同时的比特节点和校验节点处理
- 专利标题: LDPC (low density parity check) coded signal decoding using parallel and simultaneous bit node and check node processing
- 专利标题(中): LDPC(低密度奇偶校验)编码信号解码使用并行和同时的比特节点和校验节点处理
-
申请号: US11846761申请日: 2007-08-29
-
公开(公告)号: US07958428B2公开(公告)日: 2011-06-07
- 发明人: Ba-Zhong Shen , Hau Thien Tran , Kelly Brian Cameron
- 申请人: Ba-Zhong Shen , Hau Thien Tran , Kelly Brian Cameron
- 申请人地址: US CA Irvine
- 专利权人: Broadcom Corporation
- 当前专利权人: Broadcom Corporation
- 当前专利权人地址: US CA Irvine
- 代理机构: Garlick Harrison & Markison
- 代理商 Shayne X. Short
- 主分类号: H03M13/00
- IPC分类号: H03M13/00
摘要:
LDPC (Low Density Parity Check) coded signal decoding using parallel and simultaneous bit node and check node processing. This novel approach to decoding of LDPC coded signals may be described as being LDPC bit-check parallel decoding. In some alternative embodiment, the approach to decoding LDPC coded signals may be modified to LDPC symbol-check parallel decoding or LDPC hybrid-check parallel decoding. A novel approach is presented by which the edge messages with respect to the bit nodes and the edge messages with respect to the check nodes may be updated simultaneously and in parallel to one another. Appropriately constructed executing orders direct the sequence of simultaneous operation of updating the edge messages at both nodes types (e.g., edge and check). For various types of LDPC coded signals, including parallel-block LDPC coded signals, this approach can perform decoding processing in almost half of the time as provided by previous decoding approaches.
公开/授权文献
信息查询
IPC分类: