Invention Grant
US07975200B2 Error correction code (ECC) decoding architecture design using synthesis-time design parameters
失效
纠错码(ECC)解码架构设计采用合成时间设计参数
- Patent Title: Error correction code (ECC) decoding architecture design using synthesis-time design parameters
- Patent Title (中): 纠错码(ECC)解码架构设计采用合成时间设计参数
-
Application No.: US11840606Application Date: 2007-08-17
-
Publication No.: US07975200B2Publication Date: 2011-07-05
- Inventor: John P. Mead
- Applicant: John P. Mead
- Applicant Address: US CA Irvine
- Assignee: Broadcom Corporation
- Current Assignee: Broadcom Corporation
- Current Assignee Address: US CA Irvine
- Agency: Garlick Harrison & Markison
- Agent Shayne X. Short
- Main IPC: H03M13/00
- IPC: H03M13/00

Abstract:
Error correction code (ECC) decoding architecture design using synthesis-time design parameters. An approach is presented herein by which an ECC decoding architecture can be designed using synthesis-time design parameters. The manner presented herein allows for a designer to arrive at an ECC decoding architecture in a more direct, straightforward manner that using prior art means. A number of considerations (e.g., architecture parameters, semi-soft design constraints, parallel implementation, etc.) are initially provided; certain or all of these considerations can be predetermined, determined adaptively, and/or modified during the design process. A designer is provided a means by which a most desirable ECC decoding architecture can be arrived at relatively quickly.
Public/Granted literature
- US20080270961A1 Error correction code (ECC) decoding architecture design using synthesis-time design parameters Public/Granted day:2008-10-30
Information query
IPC分类: