Invention Grant
US08019949B2 High capacity memory subsystem architecture storing interleaved data for reduced bus speed
有权
高容量内存子系统架构存储交叉数据,以减少总线速度
- Patent Title: High capacity memory subsystem architecture storing interleaved data for reduced bus speed
- Patent Title (中): 高容量内存子系统架构存储交叉数据,以减少总线速度
-
Application No.: US11768995Application Date: 2007-06-27
-
Publication No.: US08019949B2Publication Date: 2011-09-13
- Inventor: Gerald Keith Bartley , John Michael Borkenhagen , Philip Raymond Germann
- Applicant: Gerald Keith Bartley , John Michael Borkenhagen , Philip Raymond Germann
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agent Roy W. Truelson
- Main IPC: G06F13/00
- IPC: G06F13/00

Abstract:
A high-capacity memory subsystem architecture utilizes multiple memory modules arranged in one or more clusters, each attached to a respective hub which in turn is attached to a memory controller. Within a cluster, data is interleaved so that each data access command accesses all modules of the cluster. The hub communicates with the memory modules at a lower bus frequency, but the distributing of data among multiple modules enables the cluster to maintain the composite data rate of the memory-controller-to-hub bus. Preferably, the memory system employs buffered memory chips having dual-mode operation, one of which supports a cluster configuration in which data is interleaved and the communications buses operate at reduced bus width and/or reduced bus frequency to match the level of interleaving.
Public/Granted literature
- US20090006790A1 High Capacity Memory Subsystem Architecture Storing Interleaved Data for Reduced Bus Speed Public/Granted day:2009-01-01
Information query