Invention Grant
- Patent Title: Semiconductor device and manufacturing method thereof
- Patent Title (中): 半导体器件及其制造方法
-
Application No.: US12401889Application Date: 2009-03-11
-
Publication No.: US08030730B2Publication Date: 2011-10-04
- Inventor: Tetsuya Nitta , Takayuki Igarashi
- Applicant: Tetsuya Nitta , Takayuki Igarashi
- Applicant Address: JP Kanagawa
- Assignee: Renesas Electronics Corporation
- Current Assignee: Renesas Electronics Corporation
- Current Assignee Address: JP Kanagawa
- Agency: McDermott Will & Emery LLP
- Priority: JP2004-183365 20040622; JP2005-125243 20050422
- Main IPC: H01L29/00
- IPC: H01L29/00

Abstract:
An N-layer is formed on a semiconductor substrate, with a BOX layer interposed. In the N-layer, a trench isolation region is formed to surround the N-layer to be an element forming region. The trench isolation region is formed to reach the BOX layer, from the surface of the N-layer. Between trench isolation region and the N-layer, a P type diffusion region 10a is formed. The P type diffusion region is formed continuously without any interruption, to be in contact with the entire surface of an inner sidewall of the trench isolation region surrounding the element forming region. In the element forming region of the N-layer, a prescribed semiconductor element is formed. Thus, a semiconductor device is formed, in which electrical isolation is established reliably, without increasing the area occupied by the element forming region.
Public/Granted literature
- US20090200610A1 SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF Public/Granted day:2009-08-13
Information query
IPC分类: