发明授权
US08115285B2 Advanced quad flat no lead chip package having a protective layer to enhance surface mounting and manufacturing methods thereof
有权
具有保护层以提高表面安装及其制造方法的高级四边形扁平无铅芯片封装
- 专利标题: Advanced quad flat no lead chip package having a protective layer to enhance surface mounting and manufacturing methods thereof
- 专利标题(中): 具有保护层以提高表面安装及其制造方法的高级四边形扁平无铅芯片封装
-
申请号: US12192805申请日: 2008-08-15
-
公开(公告)号: US08115285B2公开(公告)日: 2012-02-14
- 发明人: Chien-Wen Chen , Yi-Shao Lai , Hsiao-Chuan Chang , Tsung-Yueh Tsai , Pao-Huei Chang Chien , Ping-Cheng Hu , Hsu-Yang Lee
- 申请人: Chien-Wen Chen , Yi-Shao Lai , Hsiao-Chuan Chang , Tsung-Yueh Tsai , Pao-Huei Chang Chien , Ping-Cheng Hu , Hsu-Yang Lee
- 申请人地址: TW Kaohsiung
- 专利权人: Advanced Semiconductor Engineering, Inc.
- 当前专利权人: Advanced Semiconductor Engineering, Inc.
- 当前专利权人地址: TW Kaohsiung
- 代理机构: Cooley LLP
- 主分类号: H01L21/00
- IPC分类号: H01L21/00
摘要:
A semiconductor package and related methods are described. In one embodiment, the package includes a die pad, multiple leads, a chip, a package body, and a protective layer. The die pad includes an upper sloped portion, a lower sloped portion, and a peripheral edge region defining a cavity with a cavity bottom. Each lead includes an upper sloped portion and a lower sloped portion. The chip is disposed on the cavity bottom and is coupled to the leads. The package body is formed over the chip and the leads, substantially fills the cavity, and substantially covers the upper sloped portions of the die pad and the leads. The lower sloped portions of the die pad and the leads at least partially extend outwardly from a lower surface of the package body. The protective layer substantially covers the lower sloped portion and the lower surface of at least one lead.
公开/授权文献
信息查询
IPC分类: