发明授权
- 专利标题: Flexible interconnect pattern on semiconductor package
- 专利标题(中): 半导体封装上的柔性互连图案
-
申请号: US13004815申请日: 2011-01-11
-
公开(公告)号: US08227907B2公开(公告)日: 2012-07-24
- 发明人: Yoshihiro Tomita , David Chau , Gregory M. Chrysler , Devendra Natekar
- 申请人: Yoshihiro Tomita , David Chau , Gregory M. Chrysler , Devendra Natekar
- 申请人地址: US CA Santa Clara
- 专利权人: Intel Corporation
- 当前专利权人: Intel Corporation
- 当前专利权人地址: US CA Santa Clara
- 代理机构: Blakely, Sokoloff, Taylor & Zafman LLP
- 主分类号: H01L23/52
- IPC分类号: H01L23/52 ; H01L23/48 ; H01L29/40
摘要:
An embodiment of the present invention is a technique to fabricate a metal interconnect. A first metal trace is printed on a die attached to a substrate or a cavity of a heat spreader in a package to electrically connect the first metal trace to a power contact in the substrate. A device is mounted on the first metal trace. The device receives power from the substrate when the package is powered.
公开/授权文献
- US20110103438A1 FLEXIBLE INTERCONNECT PATTERN ON SEMICONDUCTOR PACKAGE 公开/授权日:2011-05-05
信息查询
IPC分类: