Invention Grant
US08234618B2 Trace reconstruction for silicon validation of asynchronous systems-on-chip 有权
异步系统芯片的硅验证跟踪重构

Trace reconstruction for silicon validation of asynchronous systems-on-chip
Abstract:
A test system collects passing event data and failing event data, and merges the collected data into passing subsequences and failing subsequences, respectively. The test system identifies an overlap area between the passing subsequence and the failing subsequence in regards to time slices and tracepoint slices, and creates passing transactions and failing transactions using the event data corresponding to the overlap area. Next, the test system detects a timing discrepancy between the first passing transaction relative to the second passing transaction compared with the first failing transaction relative to the second failing transaction. The test system then reports the detected timing discrepancy, which allows a test engineer to perturb the test program in order to more frequently catch intermittent failures caused by asynchronous timing conditions.
Information query
Patent Agency Ranking
0/0