发明授权
US08331512B2 Phase control block for managing multiple clock domains in systems with frequency offsets
有权
用于在具有频率偏移的系统中管理多个时钟域的相位控制块
- 专利标题: Phase control block for managing multiple clock domains in systems with frequency offsets
- 专利标题(中): 用于在具有频率偏移的系统中管理多个时钟域的相位控制块
-
申请号: US12225999申请日: 2007-04-04
-
公开(公告)号: US08331512B2公开(公告)日: 2012-12-11
- 发明人: Hae-Chang Lee , Jared LeVan Zerbe , Carl William Werner
- 申请人: Hae-Chang Lee , Jared LeVan Zerbe , Carl William Werner
- 申请人地址: US CA Sunnyvale
- 专利权人: Rambus Inc.
- 当前专利权人: Rambus Inc.
- 当前专利权人地址: US CA Sunnyvale
- 代理机构: Morgan, Lewis & Bockius LLP
- 国际申请: PCT/US2007/008493 WO 20070404
- 国际公布: WO2007/114944 WO 20071011
- 主分类号: H04L7/00
- IPC分类号: H04L7/00
摘要:
A circuit for performing clock recovery according to a received digital signal (30). The circuit includes at least an edge sampler (105) and a data sampler (145) for sampling the digital signal, and a clock signal supply circuit. The clock signal supply circuit provides edge clock (25) and data clock (20) signals offset in phase from one another to the respective clock inputs of the edge sampler (105) and the data sampler (145). The clock signal supply circuit is operable to selectively vary a phase offset between the edge and data clock signals.
公开/授权文献
信息查询