发明授权
US08338279B2 Reduced pattern loading for doped epitaxial process and semiconductor structure
失效
用于掺杂外延工艺和半导体结构的减少图案负载
- 专利标题: Reduced pattern loading for doped epitaxial process and semiconductor structure
- 专利标题(中): 用于掺杂外延工艺和半导体结构的减少图案负载
-
申请号: US13075450申请日: 2011-03-30
-
公开(公告)号: US08338279B2公开(公告)日: 2012-12-25
- 发明人: Abhishek Dube , Viorel Ontalus , Kathryn T. Schonenberg , Zhengmao Zhu
- 申请人: Abhishek Dube , Viorel Ontalus , Kathryn T. Schonenberg , Zhengmao Zhu
- 申请人地址: US NY Armonk
- 专利权人: International Business Machines Corporation
- 当前专利权人: International Business Machines Corporation
- 当前专利权人地址: US NY Armonk
- 代理商 Katherine S. Brown
- 主分类号: H01L21/20
- IPC分类号: H01L21/20
摘要:
A semiconductor substrate having transistor structures and test structures with spacing between the transistor structures smaller than the spacing between the test structures is provided. A first iteratively performed deposition and etch process includes: depositing a first doped epitaxial layer having a first concentration of a dopant over the semiconductor substrate, and etching the first doped epitaxial layer. A second iteratively performed deposition and etch process includes: depositing a second doped epitaxial layer having a second concentration of the dopant higher than the first concentration over the semiconductor substrate, and etching the second doped epitaxial layer. The first concentration results in a first net growth rate over the transistor structures and the second concentration results in a lower, second net growth rate over the test structures than the transistor structures, resulting in reduced pattern loading.
公开/授权文献
信息查询
IPC分类: