Invention Grant
US08352712B2 Method and system for specualtively sending processor-issued store operations to a store queue with full signal asserted
失效
方法和系统,用于将处理器发出的存储操作特定发送到存储队列,并发出全信号
- Patent Title: Method and system for specualtively sending processor-issued store operations to a store queue with full signal asserted
- Patent Title (中): 方法和系统,用于将处理器发出的存储操作特定发送到存储队列,并发出全信号
-
Application No.: US10840560Application Date: 2004-05-06
-
Publication No.: US08352712B2Publication Date: 2013-01-08
- Inventor: Robert H. Bell, Jr. , Thomas Michael Capasso , Guy Lynn Guthrie , Hugh Shen , Jeffrey Adam Stuecheli
- Applicant: Robert H. Bell, Jr. , Thomas Michael Capasso , Guy Lynn Guthrie , Hugh Shen , Jeffrey Adam Stuecheli
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Yudell Isidore Ng Russell PLLC
- Main IPC: G06F9/30
- IPC: G06F9/30

Abstract:
A method and processor chip design for enabling a processor core to continue sending store operations speculatively to the store queue after the core receives indication that the store queue is full. The processor core is configured with speculative store logic that enables the processor core to continue issuing store operations while the store queue full signal is asserted. A copy of the speculatively issued store operation is placed within a speculative store buffer. The core waits for a signal from the store queue indicating the store operation was accepted into the store queue. When the speculatively-issued store operation is accepted within the store queue, the copy is discarded from the buffer. However, when the store operation is rejected, the speculative store logic re-issues the store operation ahead of normal store operations.
Public/Granted literature
Information query