发明授权
- 专利标题: Layered chip package and method of manufacturing same
- 专利标题(中): 分层芯片封装及其制造方法
-
申请号: US13156941申请日: 2011-06-09
-
公开(公告)号: US08358015B2公开(公告)日: 2013-01-22
- 发明人: Yoshitaka Sasaki , Hiroyuki Ito , Hiroshi Ikejima , Atsushi Iijima
- 申请人: Yoshitaka Sasaki , Hiroyuki Ito , Hiroshi Ikejima , Atsushi Iijima
- 申请人地址: unknown Milpitas CN Hong Kong
- 专利权人: Headway Technologies, Inc.,SAE Magnetics (H.K.) Ltd.
- 当前专利权人: Headway Technologies, Inc.,SAE Magnetics (H.K.) Ltd.
- 当前专利权人地址: unknown Milpitas CN Hong Kong
- 代理机构: Oliff & Berridge, PLC
- 主分类号: H01L23/48
- IPC分类号: H01L23/48 ; H01L23/52 ; H01L29/40
摘要:
A layered chip package includes a main body and wiring. The main body includes: a main part having a top surface and a bottom surface and including three or more layer portions stacked on one another; a plurality of first terminals disposed on the top surface of the main part; and a plurality of second terminals disposed on the bottom surface of the main part. Each layer portion includes a semiconductor chip having first and second surfaces, and a plurality of electrodes electrically connected to the wiring. The plurality of electrodes are disposed on a side of the first surface of the semiconductor chip. A first layer portion located closest to the top surface of the main part and a second layer portion located closest to the bottom surface of the main part are arranged so that the second surfaces of their respective semiconductor chips face toward each other. The plurality of first terminals are formed by using the plurality of electrodes of the first layer portion. The plurality of second terminals are formed by using the plurality of electrodes of the second layer portion.
公开/授权文献
- US20120313260A1 LAYERED CHIP PACKAGE AND METHOD OF MANUFACTURING SAME 公开/授权日:2012-12-13
信息查询
IPC分类: